Part Number Hot Search : 
AQH2213 000906 C45H5 MAX3261 ST1331 BCM5325M TA143 BCM1600
Product Description
Full Text Search
 

To Download HFBR-5103 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 FDDI, 100 Mbps ATM, and Fast Ethernet Transceivers in Low Cost 1x9 Package Style Technical Data
HFBR-5103/-5103T 1300 nm 2000 m HFBR-5104/-5104T 800 nm 500 m HFBR-5105/-5105T 1300nm 500 m
Features
* Full Compliance with the Optical Performance Requirements of the FDDI PMD Standard * Full Compliance with the FDDI LCF-PMD Standard * Full Compliance with the Optical Performance Requirements of the ATM 100 Mbps Physical Layer * Full Compliance with the Optical Performance Requirements of 100 Base-FX Version of IEEE 802.3u * Very Low Cost 800 nm Alternative with FDDI and ATM Compliant Signaling * Multisourced 1x9 Package Style with Choice of Duplex SC or Duplex ST* Receptacle * Wave Solder and Aqueous Wash Process Compatible * Manufactured in an ISO 9002 Certified Facility
Description
The HFBR-5100 family of transceivers from Hewlett-Packard provide the system designer with products to implement a range of FDDI and ATM (Asynchronous Transfer Mode) designs at the 100 Mbps/125 MBd rate. The transceivers are all supplied in the new industry standard 1x9 SIP package style with either a duplex SC or a duplex ST* connector interface. FDDI PMD, ATM and Fast Ethernet 2000 m Backbone Links The HFBR-5103/-5103T are 1300 nm products with optical performance compliant with the FDDI PMD standard. The FDDI PMD standard is ISO/IEC 9314-3: 1990 and ANSI X3.166 - 1990. These transceivers for 2000 meter multimode fiber backbones are supplied in the small 1x9 duplex SC or ST package style for those designers who want to avoid the larger MIC/R (Media Interface Connector/Receptacle) defined in the FDDI PMD standard. Hewlett-Packard also provides several other FDDI products compliant with the PMD and SMPMD standards. These products
are available with MIC/R, ST(c) and FC connector styles. They are available in the 1x13 and 2x11 transceiver and 16 pin transmitter/receiver package styles for those designs that require these alternate configurations. The HFBR-5103/-5103T is also useful for both ATM 100 Mbps interfaces and Fast Ethernet 100 Base-FX interfaces. The ATM Forum User-Network Interface (UNI) Standard, Version 3.0, defines the Physical Layer for 100 Mbps Multimode Fiber Interface for ATM in Section 2.3 to be the FDDI PMD Standard. Likewise, the Fast Ethernet Alliance defines the Physical Layer for 100 Base-FX for Fast Ethernet to be the FDDI PMD Standard.
Note: The "T" in the product numbers indicates a transceiver with a duplex ST connector receptacle. Product numbers without a "T" indicate transceivers with a duplex SC connector receptacle.
Applications
* Multimode Fiber Backbone Links * Multimode Fiber Wiring Closet to Desktop Links * Very Low Cost Multimode Fiber 800 nm Links from Wiring Closet to Desktop
*ST is a registered trademark of AT&T Lightguide Cable Connectors.
126
5965-9727E (5/97)
ATM applications for physical layers other than 100 Mbps Multimode Fiber Interface are supported by Hewlett-Packard. Products are available for both the single mode and the multimode fiber SONET OC-3c (STS-3c) ATM interfaces and the 155 Mbps/194 MBd multimode fiber ATM interface as specified in the ATM Forum UNI. Contact your Hewlett-Packard sales representative for information on these alternative FDDI and ATM products. Low Cost 500 m Desktop Links The HFBR-5105/-5105T are 1300 nm products which are fully compliant with the requirements of the FDDI LCF-PMD standard. The FDDI LCF-PMD standard is in the final approval stage as ISO/ IEC WD 9314-9 and ANSI LCFPMD Revision 1.3. These multimode fiber transceivers can be used for 500 meter backbone and desktop links for FDDI, Fast Ethernet, or ATM 100 Mbps traffic. The HFBR-5105 transceiver utilizes the duplex SC connector receptacle specified in the FDDI LCF-PMD standard. Alternative 800 nm Low Cost 500 m Desktop Links The HFBR-5104/-5104T are very low cost 800 nm alternative to the HFBR-5105/-5105T for FDDI, ATM or Fast Ethernet links from the wiring closet to the desktop. They comply with the performance requirements of the draft FDDI LCF-PMD document as translated by Hewlett-Packard to the 800 nm wavelength. This transceiver will transfer the full range of FDDI signals at the
required 1x10-12 Bit Error Rate over distances up to 500 meters using 62.5/125 m multimode fiber cables. This product is intended for use in cost sensitive applications where the benefits of fiber optic links are important. Transmitter Sections The transmitter sections of the HFBR-5103 and HFBR-5105 series utilize 1300 nm Surface Emitting InGaAsP LEDs and the HFBR-5104 series uses a low cost 820 nm AlGaAs LED. These LEDs are packaged in the optical subassembly portion of the transmitter section. They are driven by a custom silicon IC which converts differential PECL logic signals, ECL referenced (shifted) to a +5 Volt supply, into an analog LED drive current. Receiver Sections The receiver sections of the HFBR-5103 and HFBR-5105 series utilize InGaAs PIN photodiodes coupled to a custom silicon transimpedance preamplifier IC. The HFBR-5104 series
uses the same preamplifier IC in conjunction with an inexpensive silicon PIN photodiode. These are packaged in the optical subassembly portion of the receiver. These PIN/preamplifier combinations are coupled to a custom quantizer IC which provides the final pulse shaping for the logic output and the Signal Detect function. The data output is differential. The signal detect output is single-ended. Both data and signal detect outputs are PECL compatible, ECL referenced (shifted) to a +5 Volt power supply. Package The overall package concept for the HP transceivers consists of the following basic elements; two optical subassemblies, an electrical subassembly and the housing as illustrated in Figure 1 and Figure 1a. The package outline drawing and pin out are shown in Figures 2, 2a and 3. The details of this package outline and pin out are compliant with the multisource
ELECTRICAL SUBASSEMBLY DIFFERENTIAL DATA OUT SINGLE-ENDED SIGNAL DETECT OUT QUANTIZER IC PREAMP IC
DUPLEX SC RECEPTACLE PIN PHOTODIODE
OPTICAL SUBASSEMBLIES
DIFFERENTIAL DATA IN DRIVER IC
LED
TOP VIEW
Figure 1. Block Diagram.
127
ELECTRICAL SUBASSEMBLY DIFFERENTIAL DATA OUT SINGLE-ENDED SIGNAL DETECT OUT QUANTIZER IC PREAMP IC
DUPLEX ST RECEPTACLE PIN PHOTODIODE
OPTICAL SUBASSEMBLIES
DIFFERENTIAL DATA IN DRIVER IC
LED
TOP VIEW
Figure 1a. ST Block Diagram.
39.12 MAX. (1.540)
12.70 (0.500)
25.40 MAX. (1.000)
AREA RESERVED FOR PROCESS PLUG
12.70 (0.500)
H
0.75 3.30 0.38 (0.130 0.015)
HFBR-5XXX DATE CODE (YYWW) SINGAPORE
+ 0.08 - 0.05 + 0.003 ) (0.030 - 0.002
10.35 MAX. (0.407)
2.92 (0.115) o 0.46 (9x) (0.018) NOTE 1
18.52 (0.729) 4.14 (0.163)
+ 0.25 - 0.05 + 0.010 ) (0.050 - 0.002 NOTE 1 1.27
23.55 (0.927)
20.32 [8x(2.54/.100)] (0.800)
16.70 (0.657)
17.32 20.32 23.32 (0.682) (0.800) (0.918)
0.87 (0.034)
23.24 (0.915)
15.88 (0.625)
NOTE 1: THE SOLDER POSTS AND ELECTRICAL PINS ARE PHOSPHOR BRONZE WITH TIN LEAD OVER NICKEL PLATING. DIMENSIONS ARE IN MILLIMETERS (INCHES).
HFBR-5103 fig 2
Figure 2. Package Outline Drawing.
128
42 MAX. (1.654) 24.8 (0.976) 5.99 (0.236)
25.4 MAX. (1.000)
12.7 (0.500)
HFBR-5103T DATE CODE (YYWW) SINGAPORE
12.0 MAX. (0.471)
+ 0.08 0.5 - 0.05 (0.020) + 0.003 - 0.002
(
(
3.2 (0.126) 0.46 (0.022) NOTE 1
20.32 0.38 ( 0.015) 2.6 (0.102)
3.3 0.38 (0.130) ( 0.015) + 0.25 - 0.05 + 0.010 - 0.002
20.32 17.4 [(8x (2.54/0.100)] (0.800) (0.685) 22.86 21.4 (0.900) (0.843)
(
20.32 (0.800)
(
3.6 (0.142)
1.3 (0.051) 23.38 (0.921) 18.62 (0.733)
NOTE 1: PHOSPHOR BRONZE IS THE BASE MATERIAL FOR THE POSTS & PINS WITH TIN LEAD OVER NICKEL PLATING. DIMENSIONS IN MILLIMETERS (INCHES).
Figure 2a. ST Package Outline Drawing.
1 = VEE 2 = RD 3 = RD 4 = SD 5 = VCC 6 = VCC 7 = TD 8 = TD N/C 9 = VEE TOP VIEW N/C
definition of the 1x9 SIP. The low profile of the Hewlett-Packard transceiver design complies with the maximum height allowed for the duplex SC connector over the entire length of the package. The optical subassemblies utilize a high volume assembly process together with low cost lens elements which result in a cost effective building block. The electrical subassembly consists of a high volume multilayer printed circuit board on which the IC chips and various surface129
Figure 3. Pin Out Diagram.
mounted passive circuit elements are attached. The package includes internal shields for the electrical and optical subassemblies to ensure low EMI emissions and high immunity to external EMI fields. The outer housing including the duplex SC connector receptacle or the duplex ST ports is molded of filled non-conductive plastic to provide mechanical strength and electrical isolation. The solder posts of the Hewlett-Packard design are isolated from the circuit design of the transceiver and do not require connection to a ground plane on the circuit board. The transceiver is attached to a printed circuit board with the nine signal pins and the two solder posts which exit the bottom of the housing. The two solder posts provide the primary mechanical strength to withstand the loads imposed on the transceiver by mating with duplex or simplex SC or ST connectored fiber cables.
Transceiver Optical Power Budget versus Link Length Optical Power Budget (OPB) is the available optical power for a fiber optic link to accommodate fiber cable losses plus losses due to in-line connectors, splices, optical switches, and to provide margin for link aging and unplanned losses due to cable plant reconfiguration or repair. Figure 4 illustrates the predicted OPB associated with the three transceiver series specified in this data sheet at the Beginning of Life (BOL). These curves represent the attenuation and chromatic plus modal dispersion losses associated with the 62.5/ 125 m and 50/125 m fiber cables only. The area under the curves represents the remaining OPB at any link length, which is available for overcoming nonfiber cable related losses. Hewlett-Packard LED technology has produced 800 nm LED and 1300 nm LED devices with lower aging characteristics than normally associated with these
technologies in the industry. The industry convention is 3 dB aging for 800 nm and 1.5 dB aging for 1300 nm LEDs. The HP 1300 nm LEDs will experience less than 1 dB of aging over normal commercial equipment mission life periods. Contact your HewlettPackard sales representative for additional details. Figure 4 was generated with a Hewlett-Packard fiber optic link model containing the current industry conventions for fiber cable specifications and the FDDI PMD and LCF-PMD optical parameters. These parameters are reflected in the guaranteed performance of the transceiver specifications in this data sheet. This same model has been used extensively in the ANSI and IEEE committees, including the ANSI X3T9.5 committee, to establish the optical performance requirements for various fiber optic interface standards. The cable parameters used come from the ISO/IEC JTC1/SC 25/WG3 Generic Cabling for Customer Premises per DIS 11801 docu-
Application Information
OPTICAL POWER BUDGET (dB)
14 12 10 8 6
HFBR-5104, 50/125 m
The Applications Engineering group in the Hewlett-Packard Optical Communication Division is available to assist you with the technical understanding and design trade-offs associated with these transceivers. You can contact them through your Hewlett-Packard sales representative. The following information is provided to answer some of the most common questions about the use of these parts.
HFBR-5103, 62.5/125 m HFBR-5104, 62.5/125 m HFBR-5103, 50/125 m
4 2 0
HFBR-5105, 50/125 m
HFBR-5105, 62.5/125 m
0.15 0.5 1.0
1.5
2.0
2.5
3.0
3.5 4.0
FIBER OPTIC CABLE LENGTH (km)
Figure 4. Optical Power Budget at BOL versus Fiber Optic Cable Length.
130
ment and the EIA/TIA-568-A Commercial Building Telecommunications Cabling Standard per SP-2840. The HFBR-5104 series 800 nm transceiver curve in Figure 4 was generated based on extensive empirical test data of typical 800 nm transmitter and receiver performance. The curve includes the effect of typical fiber attenuation, plus receiver sensitivity loss due to chromatic and metal dispersion losses through the fiber. Transceiver Signaling Operating Rate Range and BER Performance For purposes of definition, the symbol (Baud) rate, also called signaling rate, is the reciprocal of the shortest symbol time. Data rate (bits/sec) is the symbol rate divided by the encoding factor
used to encode the data (symbols/ bit). When used in FDDI and ATM 100 Mbps applications the performance of the 1300 nm transceivers is guaranteed over the signaling rate of 10 MBd to 125 MBd to the full conditions listed in individual product specification tables. The transceivers may be used for other applications at signaling rates outside of the 10 MBd to 125 MBd range with some penalty in the link optical power budget primarily caused by a reduction of receiver sensitivity. Figure 5 gives an indication of the typical performance of these 1300 nm products at different rates. These transceivers can also be used for applications which require different Bit Error Rate (BER) performance. Figure 6
illustrates the typical trade-off between link BER and the receivers input optical power level. Transceiver Jitter Performance The Hewlett-Packard 1300 nm transceivers are designed to operate per the system jitter allocations stated in Tables E1 of Annexes E of the FDDI PMD and LCF-PMD standards. The HP 1300 nm transmitters will tolerate the worst case input electrical jitter allowed in these tables without violating the worst case output jitter requirements of Sections 8.1 Active Output Interface of the FDDI PMD and LCF-PMD standards. The HP 1300 nm receivers will tolerate the worst case input optical jitter allowed in Sections 8.2 Active Input Interface of the
TRANSCEIVER RELATIVE OPTICAL POWER BUDGET AT CONSTANT BER (dB)
3.0
1 x 10-2
2.5
1 x 10-3
2.0
BIT ERROR RATE
1 x 10-4 1 x 10-5 1 x 10-6 1 x 10-7 1 x 10-8 1 x 10-11 1 x 10-12 HFBR-5103/-5104/-5105 SERIES CENTER OF SYMBOL
1.5
1.0
0.5
2.5 x 10-10
0 0 25 50 75 100 125 150 175 200 SIGNAL RATE (MBd) CONDITIONS: 1. PRBS 27-1 2. DATA SAMPLED AT CENTER OF DATA SYMBOL. 3. BER = 10-6 4. TA = 25 C 5. VCC = 5 Vdc 6. INPUT OPTICAL RISE/FALL TIMES = 1.0/2.1 ns.
-6
-4
-2
0
2
4
RELATIVE INPUT OPTICAL POWER - dB CONDITIONS: 1. 125 MBd 2. PRBS 27-1 3. CENTER OF SYMBOL SAMPLING. 4. TA = 25 C 5. VCC = 5 Vdc 6. INPUT OPTICAL RISE/FALL TIMES = 1.0/2.1 ns.
Figure 5. Transceiver Relative Optical Power Budget at Constant BER vs. Signaling Rate.
Figure 6. Bit Error Rate vs. Relative Receiver Input Optical Power.
131
FDDI PMD and LCF-PMD standards without violating the worst case output electrical jitter allowed in the Tables E1 of the Annexes E. The jitter specifications stated in the following 1300 nm transceiver specification tables are derived from the values in Tables E1 of Annexes E. They represent the worst case jitter contribution that the transceivers are allowed to make to the overall system jitter without violating the Annex E allocation example. In practice the typical contribution of the HP transceivers is well below these maximum allowed amounts. Recommended Handling Precautions Hewlett-Packard recommends that normal static precautions be taken in the handling and assembly of these transceivers to prevent damage which may be induced by electrostatic discharge (ESD). The HFBR5100 series of transceivers meet MIL-STD-883C Method 3015.4 Class 2 products. Care should be used to avoid shorting the receiver data or signal detect outputs directly to ground without proper current limiting impedance. Solder and Wash Process Compatibility The transceivers are delivered with protective process plugs inserted into the duplex SC or duplex ST connector receptacle. This process plug protects the optical subassemblies during wave solder and aqueous wash processing and acts as a dust cover during shipping.
These transceivers are compatible with either industry standard wave or hand solder processes. Shipping Container The transceiver is packaged in a shipping container designed to protect it from mechanical and ESD damage during shipment or storage.
, , , ,, ,
NO INTERNAL CONNECTION NO INTERNAL CONNECTION HFBR-510X TOP VIEW Rx VEE 1 RD 2 RD 3 SD 4 Rx VCC 5 Tx VCC 6 TD 7 TD 8 Tx VEE 9 C1 C2 VCC TERMINATION AT PHY DEVICE INPUTS L1 L2 R2 R3 VCC C3 C4 R1 R4 R5 R7 C5 C6 R6 R8 R9
VCC FILTER AT VCC PINS TRANSCEIVER
Board Layout - Decoupling Circuit and Ground Planes It is important to take care in the layout of your circuit board to achieve optimum performance from these transceivers. Figure 7 provides a good example of a schematic for a power supply decoupling circuit that works well with these parts. It is further recommended that a contiguous
R10
TERMINATION AT TRANSCEIVER INPUTS
RD
RD
SD
VCC
TD
TD
NOTES: THE SPLIT-LOAD TERMINATIONS FOR ECL SIGNALS NEED TO BE LOCATED AT THE INPUT OF DEVICES RECEIVING THOSE ECL SIGNALS. RECOMMEND 4-LAYER PRINTED CIRCUIT BOARD WITH 50 OHM MICROSTRIP SIGNAL PATHS BE USED. R1 = R4 = R6 = R8 = R10 = 130 OHMS. R2 = R3 = R5 = R7 = R9 = 82 OHMS. C1 = C2 = C3 = C5 = C6 = 0.1 F. C4 = 10 F. L1 = L2 = 1 H COIL OR FERRITE INDUCTOR.
Figure 7. Recommended Decoupling and Termination Circuits
132
ground plane be provided in the circuit board directly under the transceiver to provide a low inductance ground for signal return current. This recommendation is in keeping with good high frequency board layout practices. Board Layout - Hole Pattern The Hewlett-Packard transceiver complies with the circuit board "Common Transceiver Footprint" hole pattern defined in the original multisource announcement which defined the 1x9 package style. This drawing is reproduced in Figure 8 with the addition of ANSI Y14.5M compliant dimensioning to be used as a guide in the mechanical layout of your circuit board.
Board Layout - Art Work The Applications Engineering group has developed Gerber file artwork for a multilayer printed circuit board layout incorporating the recommendations above. Contact your local HewlettPackard sales representative for details. Board Layout - Mechanical For applications providing a choice of either a duplex SC or a duplex ST connector interface, while utilizing the same pinout on the printed circuit board, the ST port needs to protrude from the chassis panel a minimum of 9.53 mm for sufficient clearance to install the ST connector. Please refer to Figure 8a for a mechanical layout detailing the
recommended location of the duplex SC and duplex ST transceiver packages in relation to the chassis panel.
Regulatory Compliance
These transceiver products are intended to enable commercial system designers to develop equipment that complies with the various international regulations governing certification of Information Technology Equipment. See the Regulatory Compliance Table for details. Additional information is available from your HewlettPackard sales representative. Electrostatic Discharge (ESD) There are two design cases in which immunity to ESD damage is important.
(2X) o 20.32 .800
1.9 0.1 .075 .004 MA
-A-
O0.000
20.32 .800
(9X) o
0.8 0.1 .032 .004 MA
O0.000
(8X)
2.54 .100 TOP VIEW
Figure 8. Recommended Board Layout Hole Pattern
133
12.0 0.51
11.1 0.75
NOTE 1: MINIMUM DISTANCE FROM FRONT OF CONNECTOR TO THE PANEL FACE.
Figure 8a. Recommended Common Mechanical Layout for SC and ST 1x9 Connectored Transceivers.
, , , , , ,
9.53 (NOTE 1) 12.09 6.79
42.0
24.8
25.4
39.12
25.4
134
Regulatory Compliance Table
Feature Electrostatic Discharge (ESD) to the Electrical Pins Electrostatic Discharge (ESD) to the Duplex SC Receptacle Electromagnetic Interference (EMC) Test Method MIL-STD-883C Method 3015.4 Variation of IEC 801-2 FCC Class B CENELEC CEN55022 Class B (CISPR 22B) VCCI Class 2 Performance Meets Class 2 (2000 to 3999 Volts) Withstand up to 2200 V applied between electrical pins. Typically withstand at least 25 kV without damage when the Duplex SC Connector Receptacle is contacted by a Human Body Model probe. Typically provide a 13 dB margin (with duplex SC package) or a 9 dB margin (with duplex ST package) to the noted standard limits when tested at a certified test range with the transceiver mounted to a circuit card without a chassis enclosure. Typically show no measurable effect from a 10 V/m field swept from 10 to 450 MHz applied to the transceiver when mounted to a circuit card without a chassis enclosure. The first case is during handling of the transceiver prior to mounting it on the circuit board. It is important to use normal ESD handling precautions for ESD sensitive devices. These precautions include using grounded wrist straps, work benches, and floor mats in ESD controlled areas. The second case to consider is static discharges to the exterior of the equipment chassis containing the transceiver parts. To the extent that the duplex SC connector is exposed to the outside of the equipment chassis it may be subject to whatever ESD system level test criteria that the equipment is intended to meet. Electromagnetic Interference (EMI) Most equipment designs utilizing these high speed transceivers from Hewlett-Packard will be required to meet the requirements of FCC in the United States, CENELEC EN55022 (CISPR 22) in Europe and VCCI in Japan. 135
Immunity
Variation of IEC 801-3
200
- TRANSMITTER OUTPUT OPTICAL SPECTRAL WIDTH (FWHM) -nm
180
3.0 1.5
160
2.0
3.5
140 2.5 3.0 3.5 100 1200 1300 1320 1340 1360 1380 C - TRANSMITTER OUTPUT OPTICAL CENTER WAVELENGTH -nm HFBR-5103 FDDI TRANSMITTER TEST RESULTS OF C, AND tr/f ARE CORRELATED AND COMPLY WITH THE ALLOWED SPECTRAL WIDTH AS A FUNCTION OF CENTER WAVELENGTH FOR VARIOUS RISE AND FALL TIMES. tr/f - TRANSMITTER OUTPUT OPTICAL RISE/FALL TIMES - ns
120
Figure 9. Transmitter Output Optical Spectral Width (FWHM) vs. Transmitter Output Optical Center Wavelength and Rise/Fall Times.
In all well-designed chassis, two 0.5" holes for ST connectors to protrude through will provide 4.6 dB more shielding than one 1.2" duplex SC rectangular cutout. Thus, in a well-designed chassis, the duplex ST 1x9 transceiver emissions will be identical to the duplex SC 1x9 transceiver emissions. Immunity Equipment utilizing these transceivers will be subject to radio-frequency electromagnetic fields in some environments. These transceivers have a high immunity to such fields.
For additional information regarding EMI, susceptibility, ESD and conducted noise testing procedures and results on the 1x9 Transceiver family, please refer to Applications Note 1075, Testing and Measuring Electromagnetic Compatibility Performance of the HFBR510X/-520X Fiber Optic Transceivers.
and are undergoing ongoing quality monitoring. Details are available from your HewlettPackard sales representative. These transceivers are manufactured at the Hewlett-Packard Singapore location which is an ISO 9002 certified facility.
Ordering Information
The HFBR-5103/-5103T and HFBR-5105/-5105T 1300 nm products and the HFBR-5104/ -5104T 800 nm products are available for production orders through the Hewlett-Packard Component Field Sales Offices and Authorized Distributors world wide.
Transceiver Reliability and Performance Qualification Data
The 1x9 transceivers have passed Hewlett-Packard reliability and performance qualification testing
4.40 1.975 1.25 10.0 5.6 1.025 1.00 0.975 0.90 RELATIVE AMPLITUDE 100% TIME INTERVAL 0.075 4.850 1.525 0.525
40 0.7 0.50 0.725 0.725
0% TIME INTERVAL 0.10 0.025 0.0 -0.025 -0.05 10.0
0.075 5.6 1.525 0.525 4.850 80 500 ppm TIME - ns THE HFBR-5103 OUTPUT OPTICAL PULSE SHAPE SHALL FIT WITHIN THE BOUNDARIES OF THE PULSE ENVELOPE FOR RISE AND FALL TIME MEASUREMENTS. 1.975 4.40
Figure 10. Output Optical Pulse Envelope.
136
Applications Support Materials Contact your local HewlettPackard Component Field Sales Office for information on how to obtain PCB layouts, test boards and demo boards for the 1x9 transceivers. Evaluation Kits Hewlett-Packard has available three evaluation kits for the 1x9 transceivers. The purpose of these kits is to provide the necessary materials to evaluate the performance of the HFBR-510X family in a pre-existing 1x13 or 2x11 pinout system design configuration or when connectored to various test equipment. 1. HFBR-0305 - ATM Evaluation Kit This kit consists of one HFBR5205, one 1x13 to 1x9 pinout adapter card, and one three meter duplex SC to duplex ST
connectored 62.5/125 m fiber optic cable. 2. HFBR-0303 - FDDI Evaluation Kit This kit consists of one HFBR5103, one 2x11 to 1x9 pinout adapter card, one 1x13 to 1x9 pinout adapter card, and one three meter duplex SC to MIC/ Receptacle connectored 62.5/ 125 m fiber optic cable. 3. HFBR-0319 Evaluation Test Fixture Board This test fixture converts +5 V ECL 1x9 transceivers to -5 V ECL BNC coax connections so that direct connections to industry standard fiber optic test equipment can be accomplished. Accessory Duplex SC Connectored Cable Assemblies Hewlett-Packard recommends for optimal coupling the use of
flexible-body duplex SC connectored cable. Hewlett-Packard offers two such compatible Duplex SC connectored jumper cable assemblies to assist you in the evaluation of these transceiver products. These cables may be purchased from HP with the following part numbers. 1. HFBR-BKD001 A duplex cable 1 meter long assembled with 62.5/125 m fiber and Duplex SC connector plugs on both ends. 2. HFBR-BKD010 A duplex cable 10 meters long assembled with 62.5/125 m fiber and Duplex SC connector plugs on both ends. Accessory Duplex ST Connectored Cable Assemblies Hewlett-Packard recommends the use of Duplex Push-Pull connectored cable for the most repeatable optical power coupling performance. Hewlett-Packard offers two such compatible Duplex Push-Pull ST connectored jumper cable assemblies to assist you in your evaluation of these products. These cables may be purchased from HP with the following part numbers. 1. HFBR-XXX001 A duplex cable 1 meter long, assembled with 62.5/125 m fiber and Duplex Push-Pull ST connector plugs on both ends. 2. HFBR-XXX010 A duplex cable 10 meters long assembled with 62.5/125 m fiber and Duplex Push-Pull ST connector plugs on both ends.
RELATIVE INPUT OPTICAL POWER (dB)
5 HFBR-5103/-5104/-5105 SERIES 4
3
2.5 x 10-10 BER
2 1.0 x 10-12 BER 1
0 -4 -3 -2 -1 0 1 2 3 4
EYE SAMPLING TIME POSITION (ns) CONDITIONS: 1.TA = 25 C 2. VCC = 5 Vdc 3. INPUT OPTICAL RISE/FALL TIMES = 1.0/2.1 ns. 4. INPUT OPTICAL POWER IS NORMALIZED TO CENTER OF DATA SYMBOL. 5. NOTE 20 AND 21 APPLY.
Figure 11. Relative Input Optical Power vs. Eye Sampling Time Position.
137
-31.0 dBm
MIN (PO + 4.0 dB OR -31.0 dBm)
OPTICAL POWER
PA(PO + 1.5 dB < PA < -31.0 dBm)
PO = MAX (PS OR -45.0 dBm) (PS = INPUT POWER FOR BER < 102) INPUT OPTICAL POWER (> 4.0 dB STEP DECREASE)
INPUT OPTICAL POWER (> 1.5 dB STEP INCREASE) -45.0 dBm
AS - MAX
SIGNAL DETECT OUTPUT
ANS - MAX
SIGNAL - DETECT (ON) SIGNAL - DETECT (OFF)
TIME AS - MAX -- MAXIMUM ACQUISITION TIME (SIGNAL). AS - MAX IS THE MAXIMUM SIGNAL - DETECT ASSERTION TIME FOR THE STATION. AS - MAX SHALL NOT EXCEED 100.0 s. THE DEFAULT VALUE OF AS - MAX IS 100.0 s. ANS - MAX -- MAXIMUM ACQUISITION TIME (NO SIGNAL). ANS - MAX IS THE MAXIMUM SIGNAL - DETECT DEASSERTION TIME FOR THE STATION. ANS - MAX SHALL NOT EXCEED 350 s. THE DEFAULT VALUE OF AS - MAX IS 350 s.
Figure 12. Signal Detect Thresholds and Timing.
HFBR-5103, -5104, and -5105 Series Absolute Maximum Ratings
Parameter Storage Temperature Lead Soldering Temperature Lead Soldering Time Supply Voltage Data Input Voltage Differential Input Voltage Output Current Symbol TS TSOLD tSOLD VCC VI VD IO -0.5 -0.5 Min. -40 Typ. Max. 100 260 10 7.0 VCC 1.4 50 Unit C C sec. V V V mA Note 1 Reference
138
HFBR-5103, -5104 and -5105 Series Recommended Operating Conditions
Parameter Ambient Operating Temperature Supply Voltage Data Input Voltage - Low Data Input Voltage - High Data and Signal Detect Output Load Symbol TA VCC VIL - VCC VIH - VCC RL Min. 0 4.75 -1.810 -1.165 50 Typ. Max. 70 5.25 -1.475 -0.880 Unit C V V V Note 2 Reference
Transmitter Electrical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Supply Current Power Dissipation Data Input Current - Low Data Input Current - High Symbol ICC PDISS IIL IIH -350 Min. Typ. 145 0.76 0 14 350 Max. 185 0.97 Unit mA W A A Reference Note 3
Receiver Electrical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Supply Current Power Dissipation Data Output Voltage - Low Data Output Voltage - High Data Output Rise Time Data Output Fall Time Signal Detect Output Voltage - Low Signal Detect Output Voltage - High Signal Detect Output Rise Time Signal Detect Output Fall Time Symbol ICC PDISS VOL - VCC VOH - VCC tr tf VOL - VCC VOH - VCC tr tf -1.840 -1.045 0.35 0.35 -1.840 -1.045 0.35 0.35 Min. Typ. 82 0.3 Max. 145 0.5 -1.620 -0.880 2.2 2.2 -1.620 -0.880 2.2 2.2 Unit mA W V V ns ns V V ns ns Reference Note 4 Note 5 Note 6 Note 6 Note 7 Note 7 Note 6 Note 6 Note 7 Note 7
139
HFBR-5103/-5103T Transmitter Optical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Output Optical Power BOL 62.5/125 m, NA = 0.275 Fiber EOL Output Optical Power 50/125 m, NA = 0.20 Fiber Optical Extinction Ratio Output Optical Power at Logic "0" State Center Wavelength Spectral Width - FWHM Optical Rise Time Optical Fall Time Duty Cycle Distortion Contributed by the Transmitter Data Dependent Jitter Cobntributed by the Transmitter Random Jitter Contributed by the Transmitter PO ("0") C tr tf DCD 0.6 0.6 1270 1308 137 1.0 2.1 0.02 BOL EOL Symbol PO PO Min. -19 -20 -22.5 -23.5 Typ. -16.8 -20.3 0.001 -50 Max. -14 -14 0.03 -35 -45 1380 170 3.0 3.0 0.6 Unit dBm avg. dBm avg. % dB dBm avg. nm nm ns ns ns p-p Reference Note 11 Note 11 Note 13 Note 14 Note 15 Figure 9 Note 15 Figure 9 Note 15, 16 Figure 9, 10 Note 15, 16 Figure 9, 10 Note 17
DDJ
0.02
0.6
ns p-p
Note 18
RJ
0
0.69
ns p-p
Note 19
140
HFBR-5103/-5103T Receiver Optical and Electrical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Input Optical Power Minimum at Window Edge Input Optical Power Minimum at Eye Center Input Optical Power Maximum Operating Wavelength Duty Cycle Distortion Contributed by the Receiver Data Dependent Jitter Contributed by the Receiver Random Jitter Contributed by the Receiver Signal Detect - Asserted Signal Detect - Deasserted Signal Detect - Hysteresis Signal Detect Assert Time (off to on) Signal Detect Deassert Time (on to off) Symbol PIN Min. (W) PIN Min. (C) PIN Max. DCD DDJ RJ PA PD PA - PD AS_Max ANS_Max PD + 1.5 dB -45 1.5 0 0 2.4 55 110 100 350 -14 1270 0.02 0.35 1.0 Min. Typ. -33.5 -34.5 -11.8 1380 0.4 1.0 2.14 -33 Max. -31 -31.8 Unit dBm avg. dBm avg. dBm avg. nm ns p-p ns p-p ns p-p dBm avg. dBm avg. dB s s Note 8 Note 9 Note 10 Note 22, 23 Figure 12 Note 24, 25 Figure 12 Figure 12 Note 22, 23 Figure 12 Note 24, 25 Figure 12 Reference Note 20 Figure 11 Note 21 Figure 11 Note 20
141
HFBR-5104/-5104T Transmitter Optical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Output Optical Power 62.5/125 m, NA = 0.275 Fiber Output Optical Power 50/125 m, NA = 0.20 Fiber Optical Extinction Ratio Output Optical Power at Logic "0" State Center Wavelength Spectral Width - FWHM Optical Rise Time Optical Fall Time Systematic Jitter Contributed by the Transmitter Random Jitter Contributed by the Transmitter PO ("0") C tr tf SJ RJ 800 BOL EOL BOL EOL Symbol PO PO Min. -17 -20 -20.8 -23.8 Typ. Max. -12 -12 0.01 -40 -45 900 100 4.5 4.5 1.7 0.69 Unit dBm avg. dBm avg. % dB dBm avg. nm nm ns ns ns p-p ns p-p Note 16a Note 16a Note 26 Note 27 Reference Note 12 Note 12 Note 13 Note 14
142
HFBR-5104/-5104T Receiver Optical and Electrical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Input Optical Power Minimum at Window Edge Input Optical Power Minimum at Eye Center Input Optical Power Maximum Operating Wavelength Systematic Jitter Contributed by the Receiver Random Jitter Contributed by the Receiver Signal Detect - Asserted Signal Detect - Deasserted Signal Detect - Hysteresis Signal Detect Assert Time (off to on) Signal Detect Deassert Time (on to off) Symbol PIN Min. (W) PIN Min. (C) PIN Max. SJ RJ PA PD PA - PD AS_Max ANS_Max PD + 1.5 dB -45 1.5 0 0 55 110 100 350 -12 800 900 1.2 2.6 -29.5 Min. Typ. Max. -27.5 -28 Unit dBm avg. dBm avg. dBm avg. nm ns p-p ns p-p dBm avg. dBm avg. dB s s Note 22 Note 24 Note 26 Note 27 Note 22 Note 24 Reference Note 20b Note 21a Note 20b
143
HFBR-5105/-5105T Transmitter Optical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Output Optical Power 62.5/125 m, NA = 0.275 Fiber Output Optical Power 50/125 m, NA = 0.20 Fiber Optical Extinction Ratio Output Optical Power at Logic "0" State Center Wavelength Spectral Width - FWHM Optical Rise Time Optical Fall Time Duty Cycle Distortion Contributed by the Transmitter Data Dependent Jitter Contributed by the Transmitter Random Jitter Contributed by the Transmitter PO ("0") C tr tf DCD DDJ RJ 0.02 0.02 0 1270 1308 137 BOL EOL BOL EOL Symbol PO PO Min. -21 -22 -24.5 -25.5 0.001 -50 Typ. Max. -14 -14 0.03 -35 -45 1380 250 4 4 0.6 0.6 0.69 Unit dBm avg. dBm avg. % dB dBm avg. nm nm ns ns ns p-p ns p-p ns p-p Note 16a Note 16a Note 17 Note 18 Note 19 Reference Note 11 Note 11 Note 13 Note 14
144
HFBR-5105/-5105T Receiver Optical and Electrical Characteristics
(TA = 0C to 70C, VCC = 4.75 V to 5.25 V) Parameter Input Optical Power Minimum at Window Edge Input Optical Power Minimum at Eye Center Input Optical Power Maximum Operating Wavelength Duty Cycle Distortion Contributed by the Receiver Data Dependent Jitter Contributed by the Receiver Random Jitter Contributed by the Receiver Signal Detect - Asserted Signal Detect - Deasserted Signal Detect - Hysteresis Signal Detect Assert Time (off to on) Signqal Detect Deassert Time (on to off) Symbol PIN Min. (W) PIN Min. (C) PIN Max. DCD DDJ RJ PA PD PA - PD AS_Max ANS_MAX PD + 1.5 dB -45 1.5 0 0 2.4 55 110 100 350 -14 1270 0.02 0.35 1.0 1380 0.4 1.0 2.9 -31 Min. Typ. Max. -29 -29.8 Unit dBm avg. dBm avg. dBm avg. nm ns p-p ns p-p ns p-p dBm avg. dBm avg. dB s s Note 22, 25a Note 24, 25a Note 8 Note 9 Note 10 Note 22, 23a Note 24, 25a Reference Note 20a Figure 11 Note 21a Figure 11 Note 20a
Notes: 1. This is the maximum voltage that can be applied across the Differential Transmitter Data Inputs to prevent damage to the input ESD protection circuit. 2. The outputs are terminated with 50 connected to VCC -2 V. 3. The power supply current needed to operate the transmitter is provided to differential ECL circuitry. This circuitry maintains a nearly constant current flow from the power supply. Constant current operation helps to prevent unwanted electrical noise from being generated and conducted or emitted to neighboring circuitry. 4. This value is measured with the outputs terminated into 50 connected to VCC - 2 V and an Input Optical Power level of -14 dBm average.
5. The power dissipation value is the power dissipated in the receiver itself. Power dissipation is calculated as the sum of the products of supply voltage and currents, minus the sum of the products of the output voltages and currents. 6. This value are measured with respect to VCC with the output terminated into 50 connected to VCC - 2 V. 7. The output rise and fall times are measured between 20% and 80% levels with the output connected to VCC -2 V through 50 . 8. Duty Cycle Distortion contributed by the receiver is measured at the 50% threshold using an IDLE Line State, 125 MBd (62.5 MHz squarewave), input signal. The input
optical power level is -20 dBm average. See Application Information - Transmitter Jitter Section for further information. 9. Data Dependent Jitter contributed by the receiver is specified with the FDDI DDJ test pattern described in the FDDI PMD Annex A.5. The input optical power level is -20 dBm average. See Application Information - Transmitter Jitter Section for further information. 10. Random Jitter contributed by the receiver is specified with an IDLE Line State, 125 MBd (62.5 MHz square-wave), input signal. The input optical power level is at maximum "PIN Min. (W)". See Application Information - Transmitter Jitter Section for further information.
145
11. These optical power values are measured with the following conditions: * The Beginning of Life (BOL) to the End of Life (EOL) optical power degradation is typically 1.5 dB per the industry convention for long wavelength LEDs. The actual degradation observed in HewlettPackard's 1300 nm LED products is < 1 dB, as specified in this data sheet. * Over the specified operating voltage and temperature ranges. * With HALT Line State, (12.5 MHz square-wave), input signal. * At the end of one meter of noted optical fiber with cladding modes removed. The average power value can be converted to a peak power value by adding 3 dB. Higher output optical power transmitters are available on special request. 12. The same comments of note 11 apply except that industry convention for short wavelength LED (800 nm) BOL to EOL aging is 3 dB. This value for Output Optical Power will provide a minimum of a 6 dB optical power budget at the EOL, which will provide at least 500 meter link lengths with margin left over for overcoming normal passive losses, such as in line connectors, in the cable plant. The actual degradation observed in normal commercial environments will be considerably less than this amount with HewlettPackard's 800 nm LED products. Please consult with your local HP sales representative for further details. 13. The Extinction Ratio is a measure of the modulation depth of the optical signal. The data "0" output optical power is compared to the data "1" peak output optical power and expressed as a percentage. With the transmitter driven by a HALT Line State (12.5 MHz square-wave) signal, the average optical power is measured. The data "1" peak power is then calculated by adding 3 dB to the measured average optical power. The data "0" output optical power is found by measuring the optical power when the transmitter is driven by a logic "0" input. The extinction ratio is the ratio of the optical power at the "0" level compared to the optical power at the "1" level expressed as a percentage
or in decibels. 14. The transmitter provides compliance with the need for Transmit_Disable commands from the FDDI SMT layer by providing an Output Optical Power level of < -45 dBm average in response to a logic "0" input. This specification applies to either 62.5/125 m or 50/125 m fiber cables. 15. This parameter complies with the FDDI PMD requirements for the tradeoffs between center wavelength, spectral width, and rise/fall times shown in Figure 9. 16. This parameter complies with the optical pulse envelope from the FDDI PMD shown in Figure 10. The optical rise and fall times are measured from 10% to 90% when the transmitter is driven by the FDDI HALT Line State (12.5 MHz square-wave) input signal. 16a. The optical rise and fall times are measured from 10% to 90% when the transmitter is driven by the FDDI HALT Line State (12.5 MHz square-wave) input signal. 17. Duty Cycle Distortion contributed by the transmitter is measured at a 50% threshold using an IDLE Line State, 125 MBd (62.5 MHz squarewave), input signal. See Application Information - Transceiver Jitter Performance Section of this data sheet for further details. 18. Data Dependent Jitter contributed by the transmitter is specified with the FDDI test pattern described in FDDI PMD Annex A.5. See Application Information - Transceiver Jitter Performance Section of this data sheet for further details. 19. Random Jitter contributed by the transmitter is specified with an IDLE Line State, 125 MBd (62.5 MHz square-wave), input signal. See Application Information Transceiver Jitter Performance Section of this data sheet for further details. 20. This specification is intended to indicate the performance of the receiver section of the transceiver when Input Optical Power signal characteristics are present per the following definitions. The Input Optical Power dynamic range from the minimum level (with a window time-width) to the maximum level is the range over which the receiver is guaranteed to provide output data with a Bit Error Ratio (BER) better
than or equal to 2.5 x 10-10. * At the Beginning of Life (BOL) * Over the specified operating temperature and voltage ranges * Input symbol pattern is the FDDI test pattern defined in FDDI PMD Annex A.5 with 4B/5B NRZI encoded data that contains a duty cycle base-line wander effect of 50 kHz. This sequence causes a near worst case condition for inter-symbol interference. * Receiver data window time-width is 2.13 ns or greater and centered at mid-symbol. This worst case window time-width is the minimum allowed eye-opening presented to the FDDI PHY PM._Data indication input (PHY input) per the example in FDDI PMD Annex E. This minimum window time-width of 2.13 ns is based upon the worst case FDDI PMD Active Input Interface optical conditions for peak-to-peak DCD (1.0 ns), DDJ (1.2 ns) and RJ (0.76 ns) presented to the receiver. To test a receiver with the worst case FDDI PMD Active Input jitter condition requires exacting control over DCD, DDJ and RJ jitter components that is difficult to implement with production test equipment. The receiver can be equivalently tested to the worst case FDDI PMD input jitter conditions and meet the minimum output data window timewidth of 2.13 ns. This is accomplished by using a nearly ideal input optical signal (no DCD, insignificant DDJ and RJ) and measuring for a wider window time-width of 4.6 ns. This is possible due to the cumulative effect of jitter components through their superposition (DCD and DDJ are directly additive and RJ components are rms additive). Specifically, when a nearly ideal input optical test signal is used and the maximum receiver peak-to-peak jitter contributions of DCD (0.4 ns), DDJ (1.0 ns), and RJ (2.14 ns) exist, the minimum window time-width becomes 8.0 ns -0.4 ns - 1.0 ns - 2.14 ns = 4.46 ns, or conservatively 4.6 ns. This wider window timewidth of 4.6 ns guarantees the FDDI PMD Annex E minimum window time-width of 2.13 ns under worst case input jitter conditions to the Hewlett-Packard receiver. * Transmitter operating with an
146
IDLE Line State pattern, 125 MBd (62.5 MHz square-wave), input signal to simulate any cross-talk present between the transmitter and receiver sections of the transceiver. 20a. All the conditions of Note 20 apply except that the BER requirement is tightened to 1 x 10-12 and the minimum window time-width test condition is narrowed from 4.6 ns to 3.7 ns to reflect the lesser amount of worst case input optical jitter as a result of shorter optical cable lengths and lower BER which are both attributes of the FDDI LCFPMD. 20b. All the conditions of Note 20 apply except that the BER requirement is tightened to 1 x 10-12 and the minimum window time-width test condition is adjusted to 4.2 ns to reflect the HFBR-5104 transmitter contributed jitter values per the specification table. 21. All conditions of Note 20 apply except that the measurement is made at the center of the symbol with no window time-width. 21a. All the conditions of Note 21 apply accept that the BER requirement is tightened to 1 x 10-12. 22. This value is measured during the transition from low to high levels of input optical power. 23. The Signal Detect output shall be asserted within 100 s after a step increase of the Input Optical Power. The step will be from a low Input
Optical Power, -45 dBm, into the range between greater than PA, and -14 dBm. The BER of the receiver output will be 10-2 or better during the time, LS_Max (15 s) after Signal Detect has been asserted. See Figure 12 for more information. 23a. The Signal Detect output shall be asserted within 100 s after a step increase of the Input Optical Power. The step will be from a low Input Optical Power, -45 dBm, into the range -27 dBm 2 dB. The BER of the receiver output will be 10-2 or better during the time, LS_Max (15 s) after Signal Detect has been asserted. 24. This value is measured during the transition from high to low levels of input optical power. The maximum value will occur when the input optical power is either -45 dBm average or when the input optical power yields a BER of 10-2 or better, whichever power is higher. 25. Signal detect output shall be deasserted within 350 s after a step decrease in the Input Optical Power from a level which is the lower of; -31 dBm or PD + 4 dB (PD is the power level at which signal detect was deasserted), to a power level of -45 dBm or less. This step decrease will have occurred in less than 8 ns. The receiver output will have a BER of 10-2 or better for a period of 12 s or until signal detect is deasserted. The input data stream is the Quiet Line State. Also, signal detect will
be deasserted within a maximum of 350 s after the BER of the receiver output degrades above 10-2 for an input optical data stream that decays with a negative ramp function instead of a step function. See Figure 12 for more information. 25a. Signal detect output shall be deasserted within 350 s after a step decrease in the Input Optical Power. The step decrease signal shall have an on level of -27 dBm 2 dB and an off power level of -45 dBm or less. This step decrease will have occurred in less than 8 ns. The receiver outputs within 12 s after the step decrease in the optical power will not reproduce with an accuracy greater than 90% any spurious signals (e.g. symbols from adjacent physical link components or power supply ripple). The input data stream is the Quiet Line State. Signal detect will also be deasserted within a maximum of 350 s after the BER of the receiver output degrades above 10-2 for an input optical data stream that decays with a negative ramp function with a response time > 8 ns. 26. Systematic Jitter (SJ) contributed by the 800 nm transmitter is a combination of Duty Cycle Distortion (DCD) and Data Dependent Jitter (DDJ). 27. Random Jitter contributed by the 800 nm transmitter is specified with an IDLE Line State, 125 MBd (62.5 MHz square-wave), input signal.
147


▲Up To Search▲   

 
Price & Availability of HFBR-5103

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X